

Page: 1 of 28

| Doc. version: | 0.0        |
|---------------|------------|
| Total pages:  | 28         |
| Date :        | 2007.01.30 |

# **Product Specification**2.7" COLOR TFT-LCD MODULE

MODEL NAME: A027CW00 V2

(RoHS Compliance)

- < ◆ > Preliminary Specification
- < > Final Specification

Note: The content of this specification is subject to change without prior notice.

© 2007 AU Optronics All Rights Reserved, Do Not Copy.



Page: 2 of 28

# Record of Revision

| Version | Revise Date     | Page | Content     |
|---------|-----------------|------|-------------|
| 0.0     | January/30/2007 |      | First draft |
|         |                 |      |             |
|         |                 |      |             |
|         |                 |      |             |
|         |                 |      |             |
|         |                 |      |             |
|         |                 |      |             |
|         |                 |      |             |
|         |                 |      |             |
|         |                 |      |             |
|         |                 |      |             |
|         |                 |      |             |
|         |                 |      |             |
|         |                 |      |             |
|         |                 |      |             |
|         |                 |      |             |
|         |                 |      |             |
|         |                 |      |             |
|         |                 |      |             |
|         |                 |      |             |
|         |                 |      |             |
|         |                 |      |             |
|         |                 |      |             |
|         |                 |      |             |



Version:

0.0

Page: 3 of 28

#### **Contents:**

| Α. | Physical specifications   | P4  |
|----|---------------------------|-----|
| В. | Electrical specifications | Р5  |
| C. | Optical specifications    | P20 |
| D. | Reliability test items    | P22 |
| Ε. | Packing form              | P23 |



Page: 4 of 28

# A. Physical specifications

| NO. | Item                     | Item Specification            |        |  |  |  |  |
|-----|--------------------------|-------------------------------|--------|--|--|--|--|
| 1   | Display resolution (dot) | 480(W)×234(H)                 |        |  |  |  |  |
| 2   | Active area (mm)         | 58.56 (W) × 33.228 (H)        |        |  |  |  |  |
| 3   | Screen size (inch)       | 2.65 (Diagonal)               |        |  |  |  |  |
| 4   | Dot pitch (mm)           | 0.122 (W) × 0.142 (H)         |        |  |  |  |  |
| 5   | Color configuration      | R. G. B. delta                |        |  |  |  |  |
| 6   | Overall dimension (mm)   | 63.10 (W) × 42 (H) × 1.65 (D) | Note 1 |  |  |  |  |
| 7   | Weight (g)               | TBD                           |        |  |  |  |  |
| 8   | Panel surface treatment  | Low reflection, Hard coating  |        |  |  |  |  |

Note 1: Refer to Fig. 2



Page: 5 of 28

# **B.** Electrical specifications

# 1.Pin assignment:

| Pin no | Symbol  | I/O | Description                                          | Remark |
|--------|---------|-----|------------------------------------------------------|--------|
| 1      | DRV     | VO  | Power transistor gate signal for the boost converter |        |
| 2      | FB      | VI  | Main boost regulator feedback input                  |        |
| 3      | ADJ0    | I   | PLL adjustment Pin0                                  |        |
| 4      | ADJ1    | I   | PLL adjustment Pin1                                  |        |
| 5      | PVDD    | Р   | Power supply for PLL circuits (3.3v)                 |        |
| 6      | PGND    | Р   | Ground pin for PLL circuits                          |        |
| 7      | VA      | I   | Video R input signal                                 |        |
| 8      | VB      | I   | Video G input signal                                 |        |
| 9      | VC      | I   | Video B input signal                                 |        |
| 10     | SCL     | 1   | Serial communication clock input                     |        |
| 11     | SDA     | I   | Serial communication data input                      |        |
| 12     | CSB     | I   | Serial communication chip select                     |        |
| 13     | GRB     | I   | Global reset pin                                     |        |
| 14     | VSYNC   | I   | Vertical sync input. Negative polarity               |        |
| 15     | HSYNC   | I   | Horizontal sync input. Negative polarity             |        |
| 16     | DFRP    | 0   | Digital Frame polarity output signal                 |        |
| 17     | AGND    | С   | Ground pin for source driver                         |        |
| 18     | VCI_OUT | С   | Power supply for source driver                       |        |
| 19     | VCC     | Р   | System power (3.3v)                                  |        |
| 20     | GND     | Р   | System ground                                        |        |
| 21     | C1+     | С   |                                                      |        |
| 22     | C1-     | С   |                                                      |        |
| 23     | C12+    | С   |                                                      |        |
| 24     | C12-    | С   |                                                      |        |
| 25     | C8+     | С   | Power setting capacitor connect pin                  |        |
| 26     | C8-     | С   |                                                      |        |
| 27     | V3      | С   |                                                      |        |
| 28     | C31+    | С   |                                                      |        |
| 29     | C31-    | С   |                                                      |        |
| 30     | APOL    | 0   | Frame polarity output signal for panel VCOM          |        |
| 31     | VCAC    | С   | APOL level supply                                    |        |
| 32     | VGH     | С   | VGH turn on voltage                                  |        |
| 33     | VGL     | С   | Power setting capacitor connect pin                  |        |



Page: 6 of 28

| Pin no | Symbol  | I/O | Description            | Remark |
|--------|---------|-----|------------------------|--------|
| 34     | Vgoff_L | С   | VGL turn off voltage   |        |
| 35     | Vgoff_H | С   | VGL+VCOM               |        |
| 36     | VCOMR   | I   | Adjust VCOM DC voltage |        |

### Illustration of I/O symbol

I: Input. O: Output. VI: voltage input. VO: voltage output. P: Power. C: Capacitor pin.

Note 1: Please refer to figure below for the definition of scanning direction.





Page: 7 of 28

# 2. Equivalent circuit of I/O



# 3. Absolute maximum ratings

| Item                  | Symbol   | Condition           | Min. | Max. | Unit                   | Remark              |
|-----------------------|----------|---------------------|------|------|------------------------|---------------------|
|                       | $V_{cc}$ | GND=0               | -0.5 | 5.   | V                      |                     |
| Power voltage         | $AV_DD$  | AV <sub>SS</sub> =0 | -0.5 | 5.5  | V                      |                     |
| Input signal voltage  | VCOM     |                     | -2.9 | 5.2  | V                      |                     |
| Operating temperature | Тора     |                     | 0    | 70   | $^{\circ}\!\mathbb{C}$ | Ambient temperature |
| Storage temperature   | Tstg     |                     | -25  | 80   | $^{\circ}\!\mathbb{C}$ | Ambient temperature |

#### 4. Electrical characteristics

a. Typical operating conditions (GND=PGND=0V)

| Item         | Symbol  | Min.  | Тур. | Max.  | Unit | Remark |
|--------------|---------|-------|------|-------|------|--------|
|              | VCC     | 2.8   | 3.3  | 3.6   | V    |        |
|              | PVDD    | 2.8   | 3.3  | 3.6   | V    |        |
| Power supply | VGH     | 11.5  | 14   | 15    | V    | Note1. |
|              | VGL     | -13,5 | -12  | -11.5 | V    | Note1. |
|              | Vgoff_L | -13.5 | -12  | -11.5 | V    | Note1. |
|              | Vgoff_H | -9.1  | -6.4 | -5.7  | V    | Note1. |
|              | VCI_OUT | 4.8   | 5    | 5.5   | V    | Note1. |



Page: 8 of 28

| Video signal   |                         | ViA             | 0.2                |      | 5.0                |      |                 |
|----------------|-------------------------|-----------------|--------------------|------|--------------------|------|-----------------|
|                | Amplitude<br>(VR,VG,VB) |                 |                    | 3    |                    |      | AC Component    |
|                | , ,                     | ViDC            |                    | 2.5  |                    |      | DC Component    |
|                |                         | VI_high         |                    |      | 4.8                |      | Note 2.         |
| Output         | H Level                 | V <sub>OH</sub> | Vcc-0.4            |      |                    |      |                 |
| Signal voltage | L Level                 | V <sub>OL</sub> | GND                |      | GND+0.4            |      |                 |
| Input          | H Level                 | V <sub>IH</sub> | 0.7V <sub>CC</sub> | -    | V <sub>cc</sub>    | V    |                 |
| Signal voltage | L Level                 | $V_{IL}$        | GND                | -    | 0.3V <sub>CC</sub> | V    |                 |
| Output         | H Level                 | IOH             |                    | 10   |                    | uA   |                 |
| current        | L Level                 | IOL             |                    | -10  |                    | uA   |                 |
| _              | stand by<br>rent        | Ist             |                    |      | 200                | uA   | DCLK is stopped |
| VC             | VCOM                    |                 | 4.6                | 5.6  | 6.0                | Vp-p | AC component    |
|                |                         |                 |                    | 1.13 |                    | V    | DC component    |

Note 1. These voltages (VGH, VGL, Vgoff\_H, Vgoff\_L, VCI\_OUT) are related to input voltage VCC.

Note 2. The R,G,B maximum input voltage can not higher than 4.8 volt.

#### b. Current consumption (GND=AVss=0V)

| Parameter | Symbol          | Condition              | Min. | Тур. | Max. | Unit | Remark |
|-----------|-----------------|------------------------|------|------|------|------|--------|
|           | I <sub>cc</sub> | V <sub>CC</sub> =3.3V  | -    | 2    | 2.5  | MΑ   |        |
|           | I <sub>DD</sub> | AV <sub>DD</sub> =3.3V | -    | 1.5  | 2.0  | mA   |        |

## 5. AC Timing

#### a. NTSC:

| Parameter                  | Symbol          | Min. | Тур.  | Max. | Unit. | Remark        |
|----------------------------|-----------------|------|-------|------|-------|---------------|
| Clock period time          | tosc            | 94   | 104.6 | 114  | ns    |               |
| Hsync period time          | T <sub>Hs</sub> | 61.5 | 63.5  | 65.5 | us    |               |
| Vsync pulse width          | Twvs            | 1    | -     | 260  | Hs    |               |
| Vsync to Hsync timing      | Tvshs           | 0    |       |      | ns    | Note1         |
| Hsync to Vsync timing      | Thsvs           | 0    |       |      | ns    |               |
| Vsync to STV input time    | Tvs             | 7    | 19    | 26   | Hs    | ref to Fig. 6 |
| Horizontal lines per field |                 | 256  | 262.5 | 268  | line  | Note 2        |

#### b. PAL:

| Parameter                  | Symbol          | Min. | Тур.  | Max. | Unit. | Remark        |
|----------------------------|-----------------|------|-------|------|-------|---------------|
| Clock period time          | tosc            | 94   | 104.6 | 114  | ns    |               |
| Hsync period time          | T <sub>Hs</sub> | 62   | 64    | 66   | us    |               |
| Vsync pulse width          | Twvs            | 1    | -     | 260  | Hs    |               |
| Vsync to Hsync timing      | Tvshs           | 0    |       |      | ns    | Note1         |
| Hsync to Vsync timing      | Thsvs           | 0    |       |      | ns    |               |
| Vsync to STV input time    | Tvs             | 12   | 24    | 31   | Hs    | ref to Fig. 6 |
| Horizontal lines per field |                 | 306  | 312.5 | 318  | line  | Note 2        |



Page: 9 of 28

Note 1: Vsync and Hsync both support rising edge or falling edge timing

Note 2: Please don't use odd horizontal lines to drive LCD panel for both odd and even field simultaneously.

#### c. Horizontal Timing:

| Parameter                 | Symbol  | Min. | Тур.   | Max. | Unit. | Remark |
|---------------------------|---------|------|--------|------|-------|--------|
| Hsync frequency           | Fhs     | -    | 15.75k | -    | Hz    |        |
| Hsync pulse width time    | Twhs    | 5    | 44     | 600  | Tclk  |        |
| Hsync to DFRP change time | Thsdfrp | -    | 40     | -    | Tclk  |        |
| Hsync to APOL change time | Thsapol | 1    | 40     | -    | Tclk  |        |

Refer to Figure 3.

#### d. 3-wire serial communication AC timing

| Parameter               | Symbol | Min. | Тур. | Max. | Unit |
|-------------------------|--------|------|------|------|------|
| Serial clock            | Tsck   | 300  | 1000 |      | ns   |
| SCL pulse duty          | Tscw   | 40   | 50   | 60   | %    |
| CSB hold time           | Tcst   | 120  |      |      | ns   |
| Serial data setup time  | Tist   | 120  |      |      | ns   |
| Serial data hold time   | Tiht   | 120  |      |      | ns   |
| Serial clock high/low   | Tssw   | 120  |      |      | ns   |
| Chip select distinguish | Tcd    | 1    |      | _    | us   |
| CSB to Vsync Time       | Tcv    | 1    |      |      | us   |

Refer to Figure 5.



Page: 10 of 28

#### 6. The configuration of serial data at SDA terminal is at below

MSB LSB

|      | D15 | D14   | D13 | D12 | D11 | D10 | D9 | D8 | D7 | D6   | D5 | D4 | D3 | D2 | D1 | D0 |                                      |             |
|------|-----|-------|-----|-----|-----|-----|----|----|----|------|----|----|----|----|----|----|--------------------------------------|-------------|
|      | Α   | ddres | SS  | Х   |     |     |    |    |    | DATA | \  |    |    |    |    |    |                                      |             |
| No.  | D15 | D14   | D13 | D12 | D11 | D10 | D9 | D8 | D7 | D6   | D5 | D4 | D3 | D2 | D1 | D0 | Description                          | Default     |
|      |     |       |     | Χ   | Х   | Χ   | Χ  | Χ  | Χ  | Χ    | Χ  | 0  | 0  | 0  | 0  | 0  | Select relationship                  | <b>V</b>    |
|      |     |       |     | Х   | Х   | Χ   | Χ  | Χ  | Х  | Х    | Χ  | 0  | 0  | 0  | 0  | 1  | between the inputs                   |             |
| R0   | 0   | 0     | 0   | Χ   | Χ   | Χ   | Χ  | Х  | Х  | Х    | Χ  | 0  | 0  | 0  | 1  | 0  | VA, VB, VC and                       |             |
| IXU  | 0   | U     | U   | Х   | Х   | Х   | Χ  | Χ  | Х  | Х    | Χ  | 0  | 0  | 1  | 0  | 0  | outputs R, G, B.                     |             |
|      |     |       |     | Χ   | Χ   | Χ   | Χ  | Χ  | Х  | Χ    | Χ  | 0  | 1  | 0  | 0  | 0  | Frame advance or                     |             |
|      |     |       |     | Χ   | Χ   | Χ   | Χ  | Х  | Х  | Х    | Χ  | 1  | 0  | 0  | 0  | 0  | delay selection                      |             |
|      |     |       |     | Х   | Χ   | Χ   | Χ  | Χ  | Χ  | Χ    | Χ  | Χ  | 0  | 0  | 0  | 0  | Up to down                           | <b>V</b>    |
|      |     |       |     | Х   | Χ   | Χ   | Χ  | Х  | Х  | Х    | Χ  | Χ  | 0  | 0  | 0  | 1  | Down to up                           |             |
|      |     |       |     | Χ   | Χ   | Χ   | Χ  | Χ  | Х  | Χ    | Χ  | Χ  | 0  | 0  | 0  | 0  | Right to left                        |             |
| R1   | 0   | 0     | 1   | Х   | Χ   | Χ   | Χ  | Χ  | Х  | Χ    | Χ  | Χ  | 0  | 0  | 1  | 0  | Left to right                        | >           |
| KI   | 0   | U     | '   | Χ   | Χ   | Χ   | Χ  | Χ  | Х  | Χ    | Χ  | Χ  | 0  | 0  | 0  | 0  | In reset state                       |             |
|      |     |       |     | Х   | Х   | Χ   | Χ  | Х  | Х  | Χ    | Х  | Χ  | 0  | 1  | 0  | 0  | Normal                               | <b>V</b>    |
|      |     |       |     | Χ   | Χ   | Χ   | Χ  | Χ  | Х  | Χ    | Χ  | Χ  | 0  | 0  | 0  | 0  | In standby mode                      |             |
|      |     |       |     | Χ   | Χ   | X   | Χ  | Χ  | Χ  | Х    | Χ  | Χ  | 1  | 0  | 0  | 0  | Normal                               | <b>V</b>    |
|      |     |       |     | Х   | Χ   | Χ   | Χ  | Χ  | Χ  | Χ    | 1  | 0  | 0  | 0  | 0  | 0  |                                      | V           |
|      |     |       |     | Χ   | Χ   | Χ   | Χ  | Χ  | Х  | Х    | 0  | 0  | 0  | 0  | 0  | 1  |                                      |             |
| R2   | 0   | 1     | 0   | Х   | Х   | Χ   | Χ  | Χ  | Х  | Х    | 0  | 0  | 0  | 0  | 1  | 0  | 0 (1 : (1 ::                         |             |
| 1112 | 0   | I     | U   | Х   | Х   | Χ   | Χ  | Х  | Х  | Х    | 0  | 0  | 0  | 1  | 0  | 0  | Set horizontal position              |             |
|      |     |       |     | Χ   | Χ   | Χ   | Χ  | Х  | Х  | Χ    | 0  | 0  | 1  | 0  | 0  | 0  |                                      |             |
|      |     |       |     | Χ   | Χ   | Χ   | Χ  | Χ  | Χ  | Х    | 0  | 1  | 0  | 0  | 0  | 0  |                                      |             |
|      |     |       |     | Χ   | Х   | Χ   | Χ  | Χ  | Х  | Х    | Χ  | 0  | 0  | 0  | 0  | 0  |                                      | <b>V</b>    |
|      |     |       |     | Χ   | Χ   | Χ   | Χ  | Χ  | Х  | Χ    | Χ  | 0  | 0  | 0  | 0  | 1  |                                      |             |
| R3   | 0   | 1     | 1   | Χ   | Χ   | Χ   | Χ  | Χ  | Х  | Χ    | Χ  | 0  | 0  | 0  | 1  | 0  | Set vertical position                |             |
| 110  |     |       | '   | Χ   | Χ   | Χ   | Χ  | Χ  | Χ  | Х    | Χ  | 0  | 0  | 1  | 0  | 0  |                                      |             |
|      |     |       |     | Χ   | Χ   | Χ   | Χ  | Χ  | Х  | Χ    | Χ  | 0  | 1  | 0  | 0  | 0  |                                      |             |
|      |     |       |     | Χ   | Χ   | Χ   | Χ  | Χ  | Х  | Χ    | Χ  | 1  | 0  | 0  | 0  | 0  |                                      |             |
|      |     |       |     | Х   | Χ   | Χ   | Χ  | Х  | Х  | X    | Х  | Χ  | 0  | 1  | 0  | 1  |                                      | <b>V</b>    |
|      |     |       |     | Χ   | Χ   | Χ   | Χ  | Χ  | Χ  | Χ    | Χ  | Χ  | 0  | 0  | 0  | 1  | Adjust the VCOM AC                   |             |
|      |     |       |     | Χ   | Χ   | Χ   | Χ  | Χ  | Χ  | Χ    | Χ  | Χ  | 0  | 0  | 1  | 0  | level                                |             |
| R4   | 1   | 0     | 0   | Χ   | Χ   | Χ   | Χ  | Χ  | Χ  | Χ    | Χ  | Χ  | 0  | 1  | 0  | 0  |                                      |             |
|      | -   |       |     | Х   | Х   | Х   | Χ  | Х  | Х  | Х    | X  | X  | 0  | 0  | 0  | 0  | The APOL polarity, the same as DFRP. | <b>&gt;</b> |
|      |     |       |     | Х   | Х   | Х   | Χ  | Х  | Х  | Х    | Χ  | X  | 1  | 0  | 0  | 0  | The APOL polarity will be inverted.  |             |



Page: 11 of 28

| No. | D15 |       |    |   | D11 | D10 | D9 | D8 |   |      |   | D4 | D3 | D2 | D1 | D0 | Description                             | Default  |
|-----|-----|-------|----|---|-----|-----|----|----|---|------|---|----|----|----|----|----|-----------------------------------------|----------|
|     | A   | ddres | SS | Χ |     |     |    |    |   | DATA | 4 |    |    |    |    |    |                                         |          |
|     |     |       |    | Χ | Χ   | Х   | Х  | Х  | Х | Х    | Х | 0  | 0  | 0  | 0  | 0  | Data format selected by D1.             |          |
|     |     |       |    | Χ | X   | X   | Χ  | Х  | Х | Х    | Х | 0  | 0  | 0  | 0  | 1  | Data format auto selection.             | <b>V</b> |
|     |     |       |    | Χ | Х   | Χ   | Χ  | Χ  | Х | Χ    | Χ | 0  | 0  | 0  | 0  | 0  | NTSC                                    | <b>\</b> |
|     |     |       |    | Χ | Χ   | Χ   | Χ  | Х  | Х | Х    | Χ | 0  | 0  | 0  | 1  | 0  | PAL                                     |          |
| R5  | 1   | 0     | 1  | Χ | Х   | Х   | Χ  | Χ  | Х | Χ    | Χ | 0  | 0  | 0  | 0  | 0  | Normally display                        | <b>\</b> |
| 113 | '   |       | '  | Χ | Χ   | Χ   | Χ  | Х  | Χ | Х    | Χ | 0  | 0  | 1  | 0  | 0  | 16:9 wide display                       |          |
|     |     |       |    | Χ | Х   | Х   | Х  | Х  | Х | Х    | X | 0  | 0  | 0  | 0  | 0  | Hsync and Vsync input Positive polarity | \ \      |
|     |     |       |    | Χ | Х   | Х   | Х  | Х  | Х | Х    | Х | 0  | 1  | 0  | 0  | 0  | Hsync and Vsync input Negative polarity |          |
|     |     |       |    | Х | Х   | Х   | Χ  | Χ  | Χ | Χ    | Χ | 0  | 0  | 0  | 0  | 0  | Normal display                          | V        |
|     |     |       |    | Χ | Х   | Χ   | Χ  | Х  | Х | Х    | Χ | 1  | 0  | 0  | 0  | 0  | 4:3 narrow display                      |          |
|     |     |       |    | Χ | Х   | Χ   | Х  | Х  | Х | 0    | 0 | 0  | 0  | 0  | 0  | 0  | PWM control circuit is shut down.       | \ \      |
|     |     |       |    | X | Х   | Х   | Χ  | Х  | Х | 0    | 0 | 0  | 0  | 0  | 0  | 1  | PWM circuit is working.                 |          |
|     |     |       |    | Χ | Χ   | Χ   | Χ  | Χ  | Χ | 0    | 0 | 0  | 0  | 0  | 0  | 0  | PLL is working.                         | <b>V</b> |
| R6  | 1   | 1     | 0  | Χ | Χ   | Χ   | Χ  | Χ  | Χ | 0    | 0 | 0  | 0  | 0  | 1  | 0  | PLL is disabled.                        |          |
|     |     |       |    | Χ | Х   | Χ   | Χ  | Χ  | Χ | 1    | 0 | 0  | 0  | 0  | 0  | 0  |                                         | <u> </u> |
|     |     |       |    | Χ | Χ   | Χ   | Χ  | Χ  | Χ | 0    | 0 | 0  | 0  | 1  | 0  | 0  | PLL frequency                           |          |
|     |     |       |    | Χ | Χ   | Χ   | Χ  | Χ  | Χ | 0    | 0 | 0  | 1  | 0  | 0  | 0  | Selection                               |          |
|     |     |       |    | Χ | Χ   | Χ   | Χ  | Χ  | Χ | 0    | 0 | 1  | 0  | 0  | 0  | 0  |                                         |          |
|     |     |       |    | Χ | X   | Х   | Х  | Χ  | Χ | 0    | 1 | 0  | 0  | 0  | 0  | 0  |                                         |          |

<sup>&</sup>quot;X" => don't care



Page: 12 of 28

#### Register detail description

#### Register R0:

Control and switch the relationship between the inputs VA, VB, VC and outputs R, G, B. This function is used to match different types of color filters.

| D2 | D1 | D0 |   | Output (n: | =1 to 160) |           |
|----|----|----|---|------------|------------|-----------|
|    |    |    | R | G          | В          |           |
| 0  | 0  | 0  | R | G          | В          | Odd Line  |
|    |    |    | G | В          | R          | Even Line |
| 0  | 0  | 1  | G | В          | R          | Odd Line  |
|    |    |    | В | R          | G          | Even Line |
| 0  | 1  | Х  | В | R          | G          | Odd Line  |
|    |    |    | R | G          | В          | Even Line |
| 1  | 0  | 0  | R | G          | В          | Odd Line  |
|    |    |    | В | R          | G          | Even Line |
| 1  | 0  | 1  | G | В          | R          | Odd Line  |
|    |    |    | R | G          | В          | Even Line |
| 1  | 1  | Х  | В | R          | G          | Odd Line  |
|    |    |    | G | В          | R          | Even Line |

<sup>&</sup>quot;X" => Regardless

#### Frame advance or delay selection

| D4 | D3 | Advance Frame | Unit | Notes                                                        |
|----|----|---------------|------|--------------------------------------------------------------|
| 0  | 0  | Default       | Н    | Odd frame: Vsync and Hsync falling edge                      |
| 0  | 1  | Odd frame     | Н    | are synchronize                                              |
| 1  | 0  | Even frame    | Н    | Even frame: Vsync and Hsync falling edge are not synchronize |
| 1  | 1  | X             | Η    | Refer to Fig.7                                               |

<sup>&</sup>quot;X" => Regardless

#### Register R1:

Set the scan direction, reset, and standby mode.

| Bit | Function                                                                                                                                          |
|-----|---------------------------------------------------------------------------------------------------------------------------------------------------|
| D0  | Up/down scan direction. "1"=> Down to up.                                                                                                         |
|     | "0"=> Up to down (Default).                                                                                                                       |
| D1  | Left/Right scan direction. "1"=> Left to right. (Default) "0"=>Right to left.                                                                     |
| D2  | Global reset pin, it should be connected to VCC in normal operation. IF connected to GND, the controller is in reset state, normally pulled high. |
| D3  | Standby mode, active low. Normally pulled high.                                                                                                   |



Page: 13 of 28

#### Default scan direction is below:



Register **R2**:
Set the horizontal position adjustment timing.

| D5 | D4 | D3 | D2  | D1  | D0 | NO.     | Unit |
|----|----|----|-----|-----|----|---------|------|
| 0  | 0  | 0  | 0   | 0   | 0  | -32     |      |
| 0  | 0  | 0  | 0   | 0   | 1  | -31     |      |
| 0  | 0  | 0  | 0   | 1   | 0  | -30     |      |
| 0  | 0  | 0  | 0   | 1   | 1  | -29     |      |
| 0  | 0  | 0  | 1   | 0   | 0  | -28     |      |
| :  | :  | :  | ••• | ••• | :  | ••      |      |
| :  | :  | :  | ••• | ••• | :  | ••      |      |
| 0  | 1  | 1  | 1   | 0   | 1  | -3      |      |
| 0  | 1  | 1  | 1   | 1   | 0  | -2      |      |
| 0  | 1  | 1  | 1   | 1   | 1  | -1      |      |
| 1  | 0  | 0  | 0   | 0   | 0  | Default |      |
| 1  | 0  | 0  | 0   | 0   | 1  | +1      |      |
| 1  | 0  | 0  | 0   | 1   | 0  | +2      | DCLK |
| 1  | 0  | 0  | 0   | 1   | 1  | +3      |      |
| :  | :  | :  | :   | :   | :  | :       |      |
| :  | :  | :  | :   | :   | :  | :       |      |
| 1  | 1  | 0  | 1   | 1   | 1  | +23     |      |
| 1  | 1  | 1  | 0   | 0   | 0  | +24     |      |
| 1  | 1  | 1  | 0   | 0   | 1  | +25     |      |
| 1  | 1  | 1  | 0   | 1   | 0  | +26     |      |
| 1  | 1  | 1  | 0   | 1   | 1  | +27     |      |
| 1  | 1  | 1  | 1   | 0   | 0  | +28     |      |
| 1  | 1  | 1  | 1   | 0   | 1  | +28     |      |
| 1  | 1  | 1  | 1   | 1   | 0  | +28     |      |
| 1  | 1  | 1  | 1   | 1   | 1  | +28     |      |

Remark: D[5:0]= 111011~111111 will be keep +28 position shift.



Page: 14 of 28

Register R3:

Set the vertical position adjustment timing.

| D4 | D3 | D2 | D1 | D0 | NO.         | Unit |
|----|----|----|----|----|-------------|------|
| 0  | 0  | 0  | 0  | 0  | Default     |      |
| 0  | 0  | 0  | 0  | 1  | +1          |      |
| 0  | 0  | 0  | 1  | 0  | +2          |      |
| 0  | 0  | 0  | 1  | 1  | +3          |      |
| 0  | 0  | 1  | 0  | 0  | +4          |      |
| 0  | 0  | 1  | 0  | 1  | +5          |      |
| 0  | 0  | 1  | 1  | 0  | +6          |      |
| 0  | 0  | 1  | 1  | 1  | +7          |      |
| 0  | 1  | 0  | 0  | 0  | X           |      |
| 0  | 1  | 0  | 0  | 1  | X<br>X<br>X |      |
| 0  | 1  | 0  | 1  | 0  | Х           |      |
| 0  | 1  | 0  | 1  | 1  | Х           | Н    |
| 0  | 1  | 1  | 0  | 0  | Х           |      |
| 0  | 1  | 1  | 0  | 1  | X           |      |
| 0  | 1  | 1  | 1  | 0  | Х           |      |
| 0  | 1  | 1  | 1  | 1  | Х           |      |
| 1  | 0  | 0  | 0  | 0  | Х           |      |
| 1  | 0  | 0  | 0  | 1  | X           |      |
| 1  | 0  | 0  | 1  | 0  | Х           |      |
| 1  | 0  | 0  | 1  | 1  | Χ           |      |
| 1  | 0  | 1  | 0  | 0  | -12         |      |
| 1  | 0  | 1  | 0  | 1  | -11         |      |
| 1  | 0  | 1  | 1  | 0  | -10         |      |
| 1  | 0  | 1  | 1  | 1  | -9          |      |
| 1  | 1  | 0  | 0  | 0  | -8          |      |
| 1  | 1  | 0  | 0  | 1  | -7          |      |
| 1  | 1  | 0  | 1  | 0  | -6          |      |
| 1  | 1  | 0  | 1  | 1  | -5          |      |
| 1  | 1  | 1  | 0  | 0  | -4          |      |
| 1  | 1  | 1  | 0  | 1  | -3          |      |
| 1  | 1  | 1  | 1  | 0  | -2          |      |
| 1  | 1  | 1  | 1  | 1  | -1          |      |



Page: 15 of 28

#### Register R4:

D0~D2: Adjust the VCOM AC level.



|    | V  | CAC leve | I setting (Unit: V) |
|----|----|----------|---------------------|
| D2 | D1 | D0       | Level               |
| 0  | 0  | 0        | 4.6                 |
| 0  | 0  | 1        | 4.8                 |
| 0  | 1  | 0        | 5.0                 |
| 0  | 1  | 1        | 5.2                 |
| 1  | 0  | 0        | 5.4                 |
| 1  | 0  | 1        | 5.6(Default)        |
| 1  | 1  | 0        | 5.8                 |
| 1  | 1  | 1        | 6.0                 |

D3: Set the polarity of APOL. If D3=0, then the polarity of APOL is the same as the polarity of DFRP. As below:



If D3=1, then the polarity of APOL is inverted. As below:



Control APOL are inverted or not, normally pulled low.

D3 '0'=>The APOL polarity, the same as DFRP, is negative at the first line. '1'=>The APOL polarity will be inverted.



Page: 16 of 28

#### Register R5:

In this register, the input format of NTSC/PAL is setting here. It would be set by AUTO-selection of external setting. Apart from this 4:3 mode to 16:9 mode is also setting be D2 bit. And the sync polarity could be set by positive and negative.

| Bit | Function                                                          |
|-----|-------------------------------------------------------------------|
|     | Data format auto selection pin, normally pulled high.             |
| D0  | '1'=>Data format is auto selection.                               |
|     | '0'=>Data format is decided by D1.                                |
|     | Data format selection pin, normally pulled low.                   |
| D1  | '1'=>PAL.                                                         |
|     | '0'=>NTSC.                                                        |
|     | Wide display format selection pin, normally pulled low.           |
| D2  | '1'=>16:9 wide display.                                           |
|     | '0'=>Normally display.                                            |
|     | Horizontal and vertical sync edge selection, normally pulled low. |
| D3  | '0'=>Horizontal and vertical sync input. Positive polarity.       |
|     | '1'=> Horizontal and vertical sync input. Negative polarity.      |
|     | Narrow display mode selection bit, normally pulled low.           |
| D4  | '0'=>Normally display.                                            |
| 04  | '1'=>4:3 narrow display function enable. S1~S60 and S421~S480 are |
|     | in black display.                                                 |

Note: Display mode is normal display when D2='1' and D4='1'.



Page: 17 of 28

## Register R6

In this register, PLL clock is generated by internal synchronize signal. And the PLL frequency can be set to adjust 4:3 circle ratio.

| can be se | t to a       | adju         | st 4:        | 3 cir       | cle i | ratio         |                                    |        |              |         |                   |
|-----------|--------------|--------------|--------------|-------------|-------|---------------|------------------------------------|--------|--------------|---------|-------------------|
| Bit       |              |              |              |             |       |               |                                    | Fι     | ınction      |         |                   |
| D0        | '1'=         | >PV          | ۷M           | cont        | rol c | ircui         | l contro<br>it is wor<br>it is shu | king n | ormally.     |         | led low.          |
| D1        | '1'=<br>'0'= | :>PL<br>:>CL | L is<br>K is | disa<br>gen | blec  | d an<br>ted b | lly pulle<br>d CLK r<br>by PLL.    | nust b | e input      | externa | ally.             |
|           | PLI          | _ fre        | quer         | ncy s       | sele  | ctior         |                                    |        |              |         |                   |
|           |              |              |              |             |       |               |                                    |        | o. in Hs     |         |                   |
|           |              | D6           | D5           | D4          | D3    | D2            | Norn                               | •      | Nar          | -       | Condition         |
|           |              |              |              |             |       |               | disp<br>NTSC                       |        | disp<br>NTSC |         |                   |
|           |              | 0            | 0            | 0           | 0     | 0             | 575                                | 593    | 423          | 437     |                   |
|           |              | 0            | 0            | 0           | 0     | 1             | 577                                | 595    | 425          | 439     |                   |
|           |              | 0            | 0            | 0           | 1     | 0             | 579                                | 597    | 427          | 441     |                   |
|           |              | :            | :            | :           | :     | :             | :                                  | :      | :            | :       |                   |
|           |              | 0            | 1            | 1           | 1     | 1             | 605                                | 623    | 453          | 467     |                   |
| D2~ D6    |              | 1            | 0            | 0           | 0     | 0             | 607                                | 625    | 455          | 469     |                   |
|           |              | 1            | 0            | 0           | 0     | 1             | 609                                | 627    | 457          | 471     | Hsync             |
|           |              | :            | :            | :           | :     | :             | :                                  | :      | :            | :       | frequency=15750Hz |
|           |              | 1            | 0            | 1           | 0     | 0             | 615                                | 633    | 463          | 477     |                   |
|           |              | 1            | 0            | 1           | 0     | 1             | 617                                | 635    | 465          | 479     |                   |
|           |              | 1            | 0            | 1           | 1     | 0             | 619                                | 637    | 467          | 481     |                   |
|           |              | :            | :            | :           | :     | :             | :                                  | :      | :            | :       |                   |
|           |              | 1            | 1            | 1           | 0     | 1             | 633                                | 651    | 481          | 495     |                   |
|           |              | 1            | 1            | 1           | 1     | 0             | 635                                | 653    | 483          | 497     |                   |
|           |              | 1            | 1            | 1           | 1     | 1             | 637                                | 655    | 485          | 499     |                   |

Note 3. NTSC suggested setting is 617.

PAL suggested setting is 635.



Page: 18 of 28

#### 7. 4:3 Narrow display

In order to display the 4:3 format in 16:9 panel, front 60 channels and last 60 channels must be in black display. Active region will display in center 360 channels.





Page: 19 of 28

#### 8. Reference Circuit





Page: 20 of 28

## C. Optical specification (Note 1,Note 2, Note 3)

| Item           |        | Symbol         | Condition                  | Min. | Тур. | Max. | Unit | Remark    |
|----------------|--------|----------------|----------------------------|------|------|------|------|-----------|
| Response time  | Rise   | Tr             | <i>θ</i> =0°               | -    | 20   | 30   | ms   | Note 4, 6 |
|                | Fall   | Tf             |                            | -    | 30   | 40   | ms   |           |
| Contrast ratio |        | CR             | At optimized viewing angle | 100  | 150  | -    |      | Note 5, 6 |
| Viewing angle  | Тор    |                |                            | 10   | -    | -    | deg. | Note 6, 7 |
|                | Bottom |                | CR≧10                      | 30   | -    | -    |      |           |
|                | Left   |                |                            | 40   | 1    | -    |      |           |
|                | Right  |                |                            | 40   | 1    | -    |      |           |
| Transmittance  |        | Y <sub>L</sub> | <i>θ</i> =0°               | -    | 7.3  | -    | %    | Note 8    |

Note 1. Ambient temperature =25 $^{\circ}$ C.

Note 2. To be measured in the dark room.

Note 3.To be measured on the center area of panel with a field angle of 1°by Topcon luminance meter BM-7, after 10 minutes operation.

Note 4. Definition of response time:

The output signals of photo detector are measured when the input signals are changed from "black" to "white" (falling time) and from "white" to "black" (rising time), respectively. The response time is defined as the time interval between the 10% and 90% of amplitudes. Refer to figure as below.



Note 5. Definition of contrast ratio:

Contrast ratio is calculated with the following formula.

Contrast ratio (CR)= Photo detector output when LCD is at "White" state
Photo detector output when LCD is at "Black" state

Note 6. White Vi=V $_{i50}$   $\mp$  1.5V Black Vi=V $_{i50}$   $\pm$  2.0V

"±" Means that the analog input signal swings in phase with COM signal.



> Page: 21 of 28

"\_" Means that the analog input signal swings out of phase with COM signal.

 $V_{i50}^+$ . The analog input voltage when transmission is 50% The 100% transmission is defined as the transmission of LCD panel when all the input terminals of module are electrically opened.

# Note 7. Definition of viewing angle:

Refer to figure as below.



Note 8. Measured at the center area of the panel when all the input terminals of LCD panel are electrically opened.



Page: 22 of 28

# D. Reliability test items:

| No. | Test items                         | Conditi                                                                         | Remark        |               |
|-----|------------------------------------|---------------------------------------------------------------------------------|---------------|---------------|
| 1   | High temperature storage           | Ta= 70°C                                                                        | 240Hrs        |               |
| 2   | Low temperature storage            | Ta= -25°C                                                                       | 240Hrs        |               |
| 3   | High temperature operation         | Ta= 60°C                                                                        | 240Hrs        |               |
| 4   | Low temperature operation          | Ta= 0°C                                                                         | 240Hrs        |               |
| 5   | High temperature and high humidity | Ta= 60°C. 90% RH                                                                | 240Hrs        | Operation     |
| 6   | Heat shock                         | -25°C~80°C/50 cycle @ 2hrs/cycle                                                |               | Non-operation |
| 7   | Electrostatic discharge            | $\pm 200$ V,200pF(0 $\Omega$ ), onc                                             | Non-operation |               |
| 8   | Vibration (with carton)            | Random vibration:<br>0.015G <sup>2</sup> /Hz from 5~200<br>–6dB/Octave from 200 | IEC 68-34     |               |
| 9   | Drop (with carton)                 | Height: 60cm<br>1 corner, 3 edges, 6 su                                         |               |               |

Note: Ta: Ambient temperature.



Page: 23 of 28

# E. Packing form





Page: 24 of 28



Fig.2 Outline dimension of TFT-LCD module

This drowing is the property of AU Optronics Corp, and should not be disclosed to any third porty without prior permission of AU Optronics Corp.,



Page: 25 of 28



Fig .3 Horizontal Timing Diagram



Fig. 4 Input Video signal



Version:

0.0

Page:

26 of 28



Fig. 5 3-wire programming function Timing



Version:

0.0

Page:

27 of 28



Fig. 6 Vertical Timing Diagram



Page: 28 of 28



Fig. 7 Frame advance Timing Diagram